Consider the entire memory hierarchy. What kinds of | StudySoup

Textbook Solutions for Computer Organization and Design

Chapter 5 Problem 5.18.6

Question

p multiprocessors (CMPs) have multiple cores and their caches on a single chip. CMP on-chip L2 cache design has interesting trade-offs. The following table shows the miss rates and hit latencies for two benchmarks with private vs. shared L2 cache designs. Assume L1 cache misses once every 32 instructions.

Assume the following hit latencies:

Consider the entire memory hierarchy. What kinds of optimizations can improve the number of concurrent misses?

Solution

Step 1 of 3)

The first step in solving 5 problem number 116 trying to solve the problem we have to refer to the textbook question: p multiprocessors (CMPs) have multiple cores and their caches on a single chip. CMP on-chip L2 cache design has interesting trade-offs. The following table shows the miss rates and hit latencies for two benchmarks with private vs. shared L2 cache designs. Assume L1 cache misses once every 32 instructions.Assume the following hit latencies:Consider the entire memory hierarchy. What kinds of optimizations can improve the number of concurrent misses?
From the textbook chapter Large and Fast: Exploiting Memory Hierarchy you will find a few key concepts needed to solve this.

Step 2 of 7)

Visible to paid subscribers only

Step 3 of 7)

Visible to paid subscribers only

Subscribe to view the
full solution

Title Computer Organization and Design 5 
Author David A. Patterson
ISBN 9780124077263

Consider the entire memory hierarchy. What kinds of

Chapter 5 textbook questions

×

Login

Organize all study tools for free

Or continue with
×

Register

Sign up for access to all content on our site!

Or continue with

Or login if you already have an account

×

Reset password

If you have an active account we’ll send you an e-mail for password recovery

Or login if you have your password back